Webbläsaren som du använder stöds inte av denna webbplats. Alla versioner av Internet Explorer stöds inte längre, av oss eller Microsoft (läs mer här: * https://www.microsoft.com/en-us/microsoft-365/windows/end-of-ie-support).

Var god och använd en modern webbläsare för att ta del av denna webbplats, som t.ex. nyaste versioner av Edge, Chrome, Firefox eller Safari osv.

Power optimization of a reconfigurable FIR-filter

Författare

Summary, in English

This paper describes power optimization techniques applied to a reconfigurable digital finite impulse response (FIR) filter used in a Universal Mobile Telephone Service (UMTS) mobile terminal. Various methods of optimization for implementation were combined to achieve low cost in terms of power consumption. Each optimization method is described in detail and is applied to the reconfigurable filter. The optimization methods have achieved a 78.8% reduction in complexity for the multipliers in the FIR structure. A comparison of synthesized RTL models of the original and the optimized architectures resulted in a 27% reduction in look-up tables when targeted for the Xilinx Virtex II Pro field programmable gate array (FPGA). An automated method for transformation of coefficient multipliers into bit-shifts is also presented

Publiceringsår

2004

Språk

Engelska

Sidor

321-324

Publikation/Tidskrift/Serie

2004 IEEE Workshop on Signal Processing Systems Design and Implementation

Dokumenttyp

Konferensbidrag

Förlag

IEEE - Institute of Electrical and Electronics Engineers Inc.

Ämne

  • Electrical Engineering, Electronic Engineering, Information Engineering

Nyckelord

  • field programmable gate array
  • Xilinx Virtex II Pro
  • look-up tables
  • synthesized RTL models
  • power consumption
  • UMTS mobile terminal
  • Universal Mobile Telephone Service
  • digital finite impulse response filter
  • power optimization
  • reconfigurable FIR-filter
  • FPGA
  • coefficient multipliers
  • bit-shifts
  • automated method

Conference name

2004 IEEE Workshop on Signal Processing Systems Design and Implementation

Conference date

2004-10-13 - 2004-10-15

Conference place

Austin, TX, United States

Status

Published

ISBN/ISSN/Övrigt

  • ISBN: 0-7803-8504-7