Webbläsaren som du använder stöds inte av denna webbplats. Alla versioner av Internet Explorer stöds inte längre, av oss eller Microsoft (läs mer här: * https://www.microsoft.com/en-us/microsoft-365/windows/end-of-ie-support).

Var god och använd en modern webbläsare för att ta del av denna webbplats, som t.ex. nyaste versioner av Edge, Chrome, Firefox eller Safari osv.

Custom Designed Digital Signal Processors Using Bit-Serial Arithmetic

Författare

  • Peter Nilsson

Summary, in English

This thesis presents two prime contributions. First, digital filters for both intermediate and base band filtering for mobile communication are presented. Second, a local clock for on-chip clock generation is introduced. The intermediate frequency filter is a digital alternative to today's analog filters. It is a narrow band filter designed for the American digital mobile telephone system according to the IS-54 specification. The digital base band filters are designed for use in some wide band research systems. Both the narrow band and the wide band filters use a wave digital lattice structure realized with bit-serial arithmetic. The clock generator is developed to increase the throughput in bit-serial designs such as the intermediate and the wide band filters above. It is a counter based clock generator i.e the counter stops a ring oscillator after the correct number of cycles has been generated. The generator is a digital alternative to analog on-chip generators as for instance PLL's. The clock is local and occupies only a small area. Several clock generators can, therefore, be used on the same die. All work presented in this thesis is fabricated and tested in a standard 5 volt CMOS processes. The IS-54 filter is a a twelfth order narrow band filter with 20 kHz band width and a center frequency of 95 kHz. The wide-band filters are designed for two different systems; the first system is designed for 20 MHz modulated band width and the second is designed for 2 MHz modulated band width. The clock generator is used in all the filter designs and it is also tested separately in a 385 MHz clock generator. The power consumption is low. Another more important property with respect to the power consumption is that the clock generator is suitable for low supply voltage applications. The on-chip clock generator has been tested down to 0.7 volts in a standard 5 Volts CMOS process.

Publiceringsår

1996

Språk

Engelska

Dokumenttyp

Doktorsavhandling

Förlag

Department of Electroscience, Lund University

Ämne

  • Electrical Engineering, Electronic Engineering, Information Engineering

Nyckelord

  • On-Chip Clocking
  • Digital IF-Filtering
  • Digital Wideband Filtering
  • Elektronik
  • Electronics
  • Bit-Serial Arithmetic
  • CMOS
  • Custom DSP
  • VLSI

Status

Published

Forskningsgrupp

  • Elektronikkonstruktion

Handledare

  • Mats Torkelsson

ISBN/ISSN/Övrigt

  • LUTEDX/(TETE--1016)/1--171(1996)

Försvarsdatum

24 maj 1996

Försvarstid

10:15

Försvarsplats

Room 1406, E-house, at Lund University

Opponent

  • Odvar Aaserud (Professor)