Webbläsaren som du använder stöds inte av denna webbplats. Alla versioner av Internet Explorer stöds inte längre, av oss eller Microsoft (läs mer här: * https://www.microsoft.com/en-us/microsoft-365/windows/end-of-ie-support).

Var god och använd en modern webbläsare för att ta del av denna webbplats, som t.ex. nyaste versioner av Edge, Chrome, Firefox eller Safari osv.

Hardware Implementation of an Iterative Sampling Rate Converter for Wireless Communication

Författare

Summary, in Swedish

Abstract in Undetermined

This paper presents a new technique for fractional sample rate conversion based on an iterative Sinc (ISRC) method. The proposed algorithm was evaluated against the Farrow re-sampler, and performance simulation targeting different signal-to-noise ratios show the ISRC qualifies for application in reconfigurable terminals. The architecture was implemented in 65nm CMOS technology, and synthesis results show that the ISRC requires at least 23% less silicon area, compared to a Farrow filter with similar performance. The generic nature of the architecture enables further area reduction by time-multiplexing.

Publiceringsår

2010

Språk

Engelska

Publikation/Tidskrift/Serie

IEEE Global Telecommunications Conference (Globecom)

Dokumenttyp

Konferensbidrag

Förlag

IEEE - Institute of Electrical and Electronics Engineers Inc.

Ämne

  • Electrical Engineering, Electronic Engineering, Information Engineering

Nyckelord

  • Farrow
  • re-sampling
  • LTE

Conference name

IEEE Global Telecommunications Conference GLOBECOM 2010

Conference date

2010-12-06 - 2010-12-10

Conference place

Miami, FL, United States

Status

Published

Forskningsgrupp

  • Digital ASIC
  • Elektronikkonstruktion

ISBN/ISSN/Övrigt

  • ISSN: 1930-529X
  • ISBN: 978-1-4244-5638-3